mirror of
https://github.com/NationalSecurityAgency/ghidra.git
synced 2025-10-04 10:19:23 +02:00
RISC-V processor
[riscv] Added context register for extensions [riscv] missed a define in refactor [riscv] got 100% on RV32IMC [riscv] Add throw away script to generate SLEIGH [riscv] Fixes from SleighDevTools - R4-type were using a bad bit pattern that broke the rs3 operand - mul had a copy/paste typo that ignored the rs2 operand - bad define guard for compressesed instruction
This commit is contained in:
parent
01c43efb2c
commit
d7e51ee515
60 changed files with 9735 additions and 0 deletions
2871
Ghidra/Processors/RISCV/scripts/binutil.py
Normal file
2871
Ghidra/Processors/RISCV/scripts/binutil.py
Normal file
File diff suppressed because it is too large
Load diff
Loading…
Add table
Add a link
Reference in a new issue